# EE671: VLSI DESIGN SPRING 2024/25

LAXMEESHA SOMAPPA

DEPARTMENT OF ELECTRICAL ENGINEERING

IIT BOMBAY

laxmeesha@ee.iitb.ac.in



# LECTURE – 30 LOGICAL EFFORT



#### ☐ Summary:

| Term              | Stage                                                                     | Path                                                 |
|-------------------|---------------------------------------------------------------------------|------------------------------------------------------|
| number of stages  | 1                                                                         | N                                                    |
| logical effort    | g                                                                         | $G = \prod g_i$                                      |
| electrical effort | $h = \frac{C_{\text{out}}}{C_{\text{in}}}$                                | $H = \frac{C_{\text{out-path}}}{C_{\text{in-path}}}$ |
| branching effort  | $b = \frac{C_{\text{on-path}} + C_{\text{off-path}}}{C_{\text{on-path}}}$ | $B = \prod b_i$                                      |
| effort            | f = gh                                                                    | F = GBH                                              |
| delay             | d = f + p                                                                 | $D = \sum d_i = D_F + P$                             |
| effort delay      | f                                                                         | $D_F = \sum f_i$                                     |
| parasitic delay   | p                                                                         | $P = \sum p_i$                                       |

☐ Method/algorithm to size the path:

| Step-1 | Compute the path effort                                                                                                                                                    | F = GBH                                                |
|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|
| Step-2 | If N is already chosen, proceed to step-3. If N is not given, the first estimate of N is calculated: (log base-4 since we saw that optimality is usually $f_{opt} = 3.6$ ) | $N = log_4F$                                           |
| Step-3 | Determine the optimal stage effort                                                                                                                                         | $\mathbf{f}_{\mathbf{opt}} = \sqrt[N]{F}$              |
| Step-4 | Find individual gate caps (start from the output side)                                                                                                                     | $\mathbf{C_{in}} = \frac{g \ Cout}{f_{opt}}$           |
| Step-5 | Based on input cap, obtain the gate strength                                                                                                                               |                                                        |
| Step-6 | Estimate optimal delay – go back to Step-3 and iterate "N"                                                                                                                 | $\mathbf{D} = \mathbf{P} + \mathbf{N} F^{\frac{1}{N}}$ |

- ☐ Example-3: An address decoder for memory
- ☐ Need to design a 4 to 16 decoder
- ☐ Assume address (A) and the complement are available
- ☐ Decoder specifications:
  - ☐ 16 word memory
  - ☐ Each word is 32 bits (4 bytes)
  - ☐ Each bit represents a load of 3-unit sized MOS
  - ☐ Each addr input can max drive 10-unit sized MOS
- Questions:
  - ☐ How many stages of gates required?
  - What will be the size of each gate?
  - What is the optimal decoder delay?



☐ Decoder truth table:

| A[3] | A[2] | A[1] | A[0] | WL[15] | WL[14] | WL[13] | WL[12] | WL[11] | WL[10] | WL[9] | WL[8] | WL[7] | WL[6] | WL[5] | WL[4] | WL[3] | WL[2] | WL[1] | WL[0] |
|------|------|------|------|--------|--------|--------|--------|--------|--------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|
| 0    | 0    | 0    | 0    | 0      | 0      | 0      | 0      | 0      | 0      | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 1     |
| 0    | 0    | 0    | 1    | 0      | 0      | 0      | 0      | 0      | 0      | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 1     | 0     |
| 0    | 0    | 1    | 0    | 0      | 0      | 0      | 0      | 0      | 0      | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 1     | 0     | 0     |
| 0    | 0    | 1    | 1    | 0      | 0      | 0      | 0      | 0      | 0      | 0     | 0     | 0     | 0     | 0     | 0     | 1     | 0     | 0     | 0     |
| 0    | 1    | 0    | 0    | 0      | 0      | 0      | 0      | 0      | 0      | 0     | 0     | 0     | 0     | 0     | 1     | 0     | 0     | 0     | 0     |
| 0    | 1    | 0    | 1    | 0      | 0      | 0      | 0      | 0      | 0      | 0     | 0     | 0     | 0     | 1     | 0     | 0     | 0     | 0     | 0     |
| 0    | 1    | 1    | 0    | 0      | 0      | 0      | 0      | 0      | 0      | 0     | 0     | 0     | 1     | 0     | 0     | 0     | 0     | 0     | 0     |
| 0    | 1    | 1    | 1    | 0      | 0      | 0      | 0      | 0      | 0      | 0     | 0     | 1     | 0     | 0     | 0     | 0     | 0     | 0     | 0     |
| 1    | 0    | 0    | 0    | 0      | 0      | 0      | 0      | 0      | 0      | 0     | 1     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     |
| 1    | 0    | 0    | 1    | 0      | 0      | 0      | 0      | 0      | 0      | 1     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     |
| 1    | 0    | 1    | 0    | 0      | 0      | 0      | 0      | 0      | 1      | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     |
| 1    | 0    | 1    | 1    | 0      | 0      | 0      | 0      | 1      | 0      | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     |
| 1    | 1    | 0    | 0    | 0      | 0      | 0      | 1      | 0      | 0      | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     |
| 1    | 1    | 0    | 1    | 0      | 0      | 1      | 0      | 0      | 0      | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     |
| 1    | 1    | 1    | 0    | 0      | 1      | 0      | 0      | 0      | 0      | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     |
| 1    | 1    | 1    | 1    | 1      | 0      | 0      | 0      | 0      | 0      | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     |

$$WL[0] = A[3] + A[2] + A[1] + A[0]$$

$$WL[1] = A[3] + A[2] + A[1] + \overline{A[0]}$$

$$WL[2] = A[3] + A[2] + \overline{A[1]} + A[0]$$

$$WL[3] = A[3] + A[2] + \overline{A[1]} + \overline{A[0]}$$

$$WL[4] = A[3] + \overline{A[2]} + A[1] + A[0]$$

$$WL[5] = A[3] + \overline{A[2]} + A[1] + \overline{A[0]}$$

$$WL[6] = A[3] + \overline{A[2]} + \overline{A[1]} + A[0]$$

$$WL[7] = A[3] + \overline{A[2]} + \overline{A[1]} + \overline{A[0]}$$

$$WL[8] = \overline{A[3]} + A[2] + A[1] + A[0]$$

$$WL[9] = \overline{A[3]} + A[2] + A[1] + \overline{A[0]}$$

$$WL[10] = \overline{A[3]} + A[2] + \overline{A[1]} + A[0]$$

$$WL[11] = \overline{A[3]} + A[2] + \overline{A[1]} + \overline{A[0]}$$

$$WL[12] = \overline{A[3]} + \overline{A[2]} + A[1] + A[0]$$

$$WL[13] = \overline{A[3]} + \overline{A[2]} + A[1] + \overline{A[0]}$$

$$WL[14] = \overline{A[3]} + \overline{A[2]} + \overline{A[1]} + A[0]$$

$$WL[15] = \overline{A[3]} + \overline{A[2]} + \overline{A[1]} + \overline{A[0]}$$

- $\square$  Assuming A[i] and A[i] are available, observe the following:
  - $\square A[3]$  and A[3] have 8 connections
  - $\square A[2]$  and A[2] have 8 connections
  - $\square A[1]$  and A[1] have 8 connections
  - $\square A[0]$  and A[0] have 8 connections
- Next question:
  - □What are the different ways of implementing the logic? (using only NAND, NOR and INV)



 $\square$  Decoder truth table (with  $\overline{A[i]}$ ):

| $\overline{A[3]}$ | $\overline{A[2]}$ | $\overline{A[1]}$ | $\overline{A[0]}$ | WL[15] | WL[14] | WL[13] | WL[12] | WL[11] | WL[10] | WL[9] | WL[8] | WL[7] | WL[6] | WL[5] | WL[4] | WL[3] | WL[2] | WL[1] | WL[0] |
|-------------------|-------------------|-------------------|-------------------|--------|--------|--------|--------|--------|--------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|
| 1                 | 1                 | 1                 | 1                 | 0      | 0      | 0      | 0      | 0      | 0      | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 1     |
| 1                 | 1                 | 1                 | 0                 | 0      | 0      | 0      | 0      | 0      | 0      | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 1     | 0     |
| 1                 | 1                 | 0                 | 1                 | 0      | 0      | 0      | 0      | 0      | 0      | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 1     | 0     | 0     |
| 1                 | 1                 | 0                 | 0                 | 0      | 0      | 0      | 0      | 0      | 0      | 0     | 0     | 0     | 0     | 0     | 0     | 1     | 0     | 0     | 0     |
| 1                 | 0                 | 1                 | 1                 | 0      | 0      | 0      | 0      | 0      | 0      | 0     | 0     | 0     | 0     | 0     | 1     | 0     | 0     | 0     | 0     |
| 1                 | 0                 | 1                 | 0                 | 0      | 0      | 0      | 0      | 0      | 0      | 0     | 0     | 0     | 0     | 1     | 0     | 0     | 0     | 0     | 0     |
| 1                 | 0                 | 0                 | 1                 | 0      | 0      | 0      | 0      | 0      | 0      | 0     | 0     | 0     | 1     | 0     | 0     | 0     | 0     | 0     | 0     |
| 1                 | 0                 | 0                 | 0                 | 0      | 0      | 0      | 0      | 0      | 0      | 0     | 0     | 1     | 0     | 0     | 0     | 0     | 0     | 0     | 0     |
| 0                 | 1                 | 1                 | 1                 | 0      | 0      | 0      | 0      | 0      | 0      | 0     | 1     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     |
| 0                 | 1                 | 1                 | 0                 | 0      | 0      | 0      | 0      | 0      | 0      | 1     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     |
| 0                 | 1                 | 0                 | 1                 | 0      | 0      | 0      | 0      | 0      | 1      | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     |
| 0                 | 1                 | 0                 | 0                 | 0      | 0      | 0      | 0      | 1      | 0      | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     |
| 0                 | 0                 | 1                 | 1                 | 0      | 0      | 0      | 1      | 0      | 0      | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     |
| 0                 | 0                 | 1                 | 0                 | 0      | 0      | 1      | 0      | 0      | 0      | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     |
| 0                 | 0                 | 0                 | 1                 | 0      | 1      | 0      | 0      | 0      | 0      | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     |
| 0                 | 0                 | 0                 | 0                 | 1      | 0      | 0      | 0      | 0      | 0      | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     |



$$WL[0] = \overline{A[3]} \cdot \overline{A[2]} \cdot \overline{A[1]} \cdot \overline{A[0]}$$

$$WL[1] = \overline{A[3]} \cdot \overline{A[2]} \cdot \overline{A[1]} \cdot A[0]$$

$$WL[2] = \overline{A[3]} \cdot \overline{A[2]} \cdot A[1] \cdot \overline{A[0]}$$

$$WL[3] = \overline{A[3]} \cdot \overline{A[2]} \cdot A[1] \cdot A[0]$$

$$WL[4] = \overline{A[3]} \cdot A[2] \cdot \overline{A[1]} \cdot \overline{A[0]}$$

$$WL[5] = \overline{A[3]} \cdot A[2] \cdot \overline{A[1]} \cdot A[0]$$

$$WL[6] = \overline{A[3]} \cdot A[2] \cdot A[1] \cdot \overline{A[0]}$$

$$WL[7] = \overline{A[3]} \cdot A[2] \cdot A[1] \cdot A[0]$$

$$WL[8] = A[3] \cdot \overline{A[2]} \cdot \overline{A[1]} \cdot \overline{A[0]}$$

$$WL[9] = A[3] \cdot \overline{A[2]} \cdot \overline{A[1]} \cdot A[0]$$

$$WL[10] = A[3] \cdot \overline{A[2]} \cdot A[1] \cdot \overline{A[0]}$$

$$WL[11] = A[3] \cdot \overline{A[2]} \cdot A[1] \cdot A[0]$$

$$WL[12] = A[3] \cdot A[2] \cdot \overline{A[1]} \cdot \overline{A[0]}$$

$$WL[13] = A[3] \cdot A[2] \cdot \overline{A[1]} \cdot A[0]$$

$$WL[14] = A[3] \cdot A[2] \cdot A[1] \cdot \overline{A[0]}$$

$$WL[15] = A[3] \cdot A[2] \cdot A[1] \cdot A[0]$$

$$WL[0] = \overline{A[3] + A[2] + A[1] + A[0]}$$
  $WL[0] = \overline{A[3]} \cdot \overline{A[2]} \cdot \overline{A[1]} \cdot \overline{A[0]}$ 

- $\square$  With N = 2 (two stages of gates)
  - 1.  $WL[0] = \overline{A[3]} \cdot \overline{A[2]} \cdot \overline{A[1]} \cdot \overline{A[0]} \equiv 4AND \equiv 4NAND \rightarrow INV$
  - 2.  $WL[0] = \overline{A[3]} \cdot \overline{A[2]} \cdot \overline{A[1]} \cdot \overline{A[0]} \equiv INV \rightarrow 4NOR$
  - 3.  $WL[0] = \overline{A[3]} \cdot \overline{A[2]} \cdot \overline{A[1]} \cdot \overline{A[0]} \equiv 2NAND \rightarrow 2NOR$



$$WL[0] = \overline{A[3] + A[2] + A[1] + A[0]}$$
  $WL[0] = \overline{A[3]} \cdot \overline{A[2]} \cdot \overline{A[1]} \cdot \overline{A[0]}$ 

- $\square$  With N = 3 (three stages of gates)
  - 1.  $WL[0] = \overline{A[3]} \cdot \overline{A[2]} \cdot \overline{A[1]} \cdot \overline{A[0]} \equiv INV \rightarrow 4NAND \rightarrow INV$



$$WL[0] = \overline{A[3] \cdot A[2] \cdot A[1] \cdot A[0]}$$

- $\square$  With N = 4
  - 1.  $WL[0] = \overline{A[3]} \cdot \overline{A[2]} \cdot \overline{A[1]} \cdot \overline{A[0]} \equiv 4NAND \rightarrow INV \rightarrow INV \rightarrow INV$
  - 2.  $WL[0] = \overline{(A[3] \cdot A[2])} + \overline{(A[1] \cdot A[0])} \equiv 2NAND \rightarrow 2NOR \rightarrow INV \rightarrow INV$
  - 3.  $WL[0] = \overline{(A[3] \cdot A[2])} + \overline{(A[1] \cdot A[0])} \equiv 2NAND \rightarrow INV \rightarrow 2NAND \rightarrow INV$



- ☐ Let us find the delay for these cases:
  - N = 2

- N = 3
- $4NAND \rightarrow INV$  A.  $INV \rightarrow 4NAND \rightarrow INV$
- $INV \rightarrow 4NOR$
- C.  $2NAND \rightarrow 2NOR$

- N = 4
  - $4NAND \rightarrow INV \rightarrow INV \rightarrow INV$
  - $2NAND \rightarrow 2NOR \rightarrow INV \rightarrow INV$
  - $2NAND \rightarrow INV \rightarrow 2NAND \rightarrow INV$

- □ Decoder specifications:
  - □ 16 word memory
  - ☐ Each word is 32 bits (4 bytes)
  - ☐ Each bit represents a load of 3-unit sized MOS
  - ☐ Each A input can max drive 10-unit sized MOS

- □ Decoder specifications:
  - □ 16 word memory
  - ☐ Each word is 32 bits (4 bytes)
  - ☐ Each bit represents a load of 3-unit sized MOS
  - ☐ Each A input can max drive 10-unit sized MOS





- $\square$  Load on each wordline = 3\*32 = 96
- $\square$  Input cap = 10
- $\Box$  H = 96/10
- $\Box$  B = 8





 $\square$  4NAND  $\rightarrow$  INV

$$\Box$$
 H = 9.6, B = 8

$$\Box$$
 G =  $(6/3) * 1 = 2$ 

$$\Box$$
 f<sub>opt</sub> =  $\sqrt[2]{153.6}$  = 12.36

$$\square$$
 P = 4 + 1 = 5

$$\Box$$
 D = 5 + 2\*(12.36) = 29.73

 $\square$  INV  $\rightarrow$  4NOR

$$\Box$$
 H = 9.6, B = 8

$$\Box$$
 G = (9/3) \* 1 = 3

$$\Box$$
 f<sub>opt</sub> =  $\sqrt[2]{153.6}$  = 15.17

$$\square$$
 P = 1 + 4 = 5

$$\square$$
 D = 5 + 2\*(15.17) = 35.35

- $\square$  4NAND  $\rightarrow$  INV
- $\Box$  H = 9.6, B = 8
- $\Box$  G = (6/3) \* 1 = 2
- ☐ F = GBH = 153.6
- $\Box$  f<sub>opt</sub> =  $\sqrt[2]{153.6}$  = 12.36
- $\square$  P = 4 + 1 = 5
- $\Box$  D = 5 + 2\*(12.36) = 29.73

- $\square$  2NAND  $\rightarrow$  2NOR
- $\Box$  H = 9.6, B = 8
- $\Box$  G = (4/3) \* (5/3) = 20/9
- ☐ F = GBH = 170.7
- $\Box$  f<sub>opt</sub> =  $\sqrt[2]{153.6}$  = 13.06
- $\square$  P = 2 + 2 = 4
- $\Box$  D = 4 + 2\*(13.06) = 30.12



- $\square$  4NAND  $\rightarrow$  INV
- $\Box$  H = 9.6, B = 8
- $\Box$  G = (6/3) \* 1 = 2
- ☐ F = GBH = 153.6
- $\Box$  f<sub>opt</sub> =  $\sqrt[2]{153.6}$  = 12.36
- $\square$  P = 4 + 1 = 5
- $\Box$  D = 5 + 2\*(12.36) = 29.73

- $\square$  INV  $\rightarrow$  4NAND  $\rightarrow$  INV
- $\Box$  H = 9.6, B = 8
- $\Box$  G = 1\* (6/3) \* 1 = 2
- ☐ F = GBH = 153.6
- $\Box$  f<sub>opt</sub> =  $\sqrt[3]{153.6}$  = 5.35
- $\square$  P = 1 + 4 + 1 = 6
- $\Box$  D = 6 + 3\*(5.35) = 22.06

 $\square$  INV  $\rightarrow$  4NAND  $\rightarrow$  INV

$$\Box$$
 H = 9.6, B = 8

$$\Box$$
 G = 1\* (6/3) \* 1 = 2

$$\Box$$
 f<sub>opt</sub> =  $\sqrt[3]{153.6}$  = 5.35

$$\square$$
 P = 1 + 4 + 1 = 6

$$\Box$$
 D = 6 + 3\*(5.35) = 22.06

 $\square$ 4NAND  $\rightarrow$  INV  $\rightarrow$  INV

$$\Box$$
 H = 9.6, B = 8

$$\Box$$
 G = (6/3) \* 1 \* 1 \* 1 = 2

$$\Box$$
 f<sub>opt</sub> =  $\sqrt[4]{153.6}$  = 3.52

$$\square$$
 P = 4 + 1 + 1 + 1 = 7

$$\Box$$
 D = 7 + 4\*(3.52) = 21.08

- $\square$ 4NAND  $\rightarrow$  INV  $\rightarrow$  INV  $\rightarrow$  INV
- $\Box$  H = 9.6, B = 8
- $\Box$  G = (6/3) \* 1 \* 1 \* 1 = 2
- ☐ F = GBH = 153.6
- $\Box$  f<sub>opt</sub> =  $\sqrt[4]{153.6}$  = 3.52
- $\square$  P = 4 + 1 + 1 + 1 = 7
- $\Box$  D = 7 + 4\*(3.52) = 21.08

- $\square$ 2NAND  $\rightarrow$  2NOR  $\rightarrow$  INV  $\rightarrow$  INV
- $\Box$  H = 9.6, B = 8
- $\Box$  G = (4/3) \* (5/3) \* 1 \* 1 = 20/9
- ☐ F = GBH = 170.7
- $\Box$  f<sub>opt</sub> =  $\sqrt[4]{170.7}$  = 3.61
- $\square$  P = 2 + 2 + 1 + 1 = 6
- $\Box$  D = 6 + 4\*(3.61) = 20.45

- $\square$ 2NAND  $\rightarrow$  2NOR  $\rightarrow$  INV  $\rightarrow$  INV
- $\Box$  H = 9.6, B = 8
- $\Box$  G = (4/3) \* (5/3) \* 1 \* 1 = 20/9
- ☐ F = GBH = 170.7
- $\Box$  f<sub>opt</sub> =  $\sqrt[4]{170.7}$  = 3.61
- $\square$  P = 2 + 2 + 1 + 1 = 6
- $\Box$  D = 6 + 4\*(3.61) = 20.45

- $\square$  2NAND  $\rightarrow$  INV  $\rightarrow$  2NAND  $\rightarrow$  INV
- $\Box$  H = 9.6, B = 8
- $\Box$  G = (4/3) \* 1 \* (4/3) \* 1 = 16/9
- ☐ F = GBH = 136.5
- $\Box$  f<sub>opt</sub> =  $\sqrt[4]{136.5}$  = 3.41
- $\square$  P = 2 + 1 + 2 + 1 = 6
- $\Box$  D = 6 + 4\*(3.41) = 19.67

☐ To find the actual optima, you can write a script to iterate "N" and the associated logic (try the below table on pen and paper)

| Design                  | Z | G    | Р | D    |
|-------------------------|---|------|---|------|
| NAND4-INV               | 2 | 2    | 5 | 29.8 |
| NAND2-NOR2              | 2 | 20/9 | 4 | 30.1 |
| INV-NAND4-INV           | 3 | 2    | 6 | 22.1 |
| NAND4-INV-INV           | 4 | 2    | 7 | 21.1 |
| NAND2-NOR2-INV-INV      | 4 | 20/9 | 6 | 20.5 |
| NAND2-INV-NAND2-INV     | 4 | 16/9 | 6 | 19.7 |
| INV-NAND2-INV-NAND2-INV | 5 | 16/9 | 7 | 20.4 |
| NAND2-INV-NAND2-INV-INV | 6 | 16/9 | 8 | 21.6 |

- $\square$  2NAND  $\rightarrow$  INV  $\rightarrow$  2NAND  $\rightarrow$  INV
- $\Box f_{\text{opt}} = \sqrt[4]{136.5} = 3.41$
- $\square$  Let W, X, Y, Z be caps of each stage. Recall  $C_{in} = g \ C_{out}/f_{opt}$
- $\Box$  Z = 1\* 96/3.41 = 28.15
- $\square$  Y = (4/3) \* 28.15/3.41 = 11
- $\square X = 1 * 11/3.41 = 3.22$
- $\square$  W = (4/3) \* 3.22 /3.41 = 1.25  $\rightarrow$  shouldn't this be 10?
- □ Decoder specifications:
  - □Each A input can max drive 10-unit sized MOS
  - □Logic driving the decoder can only drive 10-unit MOS
  - ☐ How many 2NAND gates connected to each address line?
    - 8 gates!! → total capacitance on each address line = 1.25 \* 8 = 10

